USER'S MANUAL

4x4 MATRIX SWITCH M-MODULE

> MODEL M219

(FORMERLY HP E2271A)

#### COPYRIGHT

C&H Technologies, Inc. (C&H) provides this manual "as is" without warranty of any kind, either expressed or implied, including but not limited to the implied warranties of merchantability and fitness for a particular purpose. C&H may make improvements and/or changes in the product(s) and/or program(s) described in this manual at any time and without notice.

This publication could contain technical inaccuracies or typographical errors. Changes are periodically made to the information herein; these changes will be incorporated in new editions of this publication.

## Copyright © 2006 by C&H Technologies, Inc.

Portions of this manual have been copied from relevant Hewlett-Packard (Agilent) User Manual's with their expressed written permission. The information and/or drawings set forth in this document and all rights in and to inventions disclosed herein which might be granted thereon disclosing or employing the materials, methods, techniques, or apparatus described herein, are the exclusive property of C&H Technologies, Inc.

A Reader's Comment Form is provided at the back of this publication. If this form has been removed address comments to:

C&H Technologies, Inc. Technical Publications 445 Round Rock West Drive Austin, Texas 78681-5012

Or visit our web site for support information at:

#### http://www.chtech.com.

C&H may use or distribute any of the information you supply in any way that it believes appropriate without incurring any obligations.

#### **AMENDMENT NOTICE**

C&H Technologies, Inc. makes every attempt to provide up-to-date manuals with the associated equipment. Occasionally, changes are made to the equipment wherein it is necessary to provide amendments to the manual. If any amendments are provided for this manual they are printed on colored paper and will be provided with the module and manual. Manual updates may also be found on out web site at www.chtech.com.

#### NOTE

The contents of any amendment may affect operation, maintenance, or calibration of the equipment.

## **INTRODUCTION**

This manual describes the operation and use of the C&H Model M219 4x4 Matrix Switch M-Module (Part Number 11029540). This module was formerly manufactured by HP (Agilent) as Model E2271A. C&H obtained the manufacturing rights from Agilent and now manufacturers it as C&H Model M219. This mezzanine module is designed to interface within any M/MA-Module carrier adhering to the ANSI/VITA 12-1996 M-Module specification. These carriers are available in many formats such as Ethernet, VME, VXI, PXI, cPCI, and the PC.

Contained within this manual are the physical and electrical specifications, installation and startup procedures, functional description, and configuration and programming guidelines to adequately use the product.

This manual is based on a low level register access, and is written in such a manner to provide understanding to the user based on this type of access. If a driver is provided, please refer to the driver documentation for instruction using the higher level interface provided by the driver.

# TABLE OF CONTENTS

| 1.0 | GENERAL DES   | CRIPTION                            | . 1 |
|-----|---------------|-------------------------------------|-----|
|     | 1.1 PURPOSI   | E OF EQUIPMENT                      | . 1 |
|     | 1.2 SPECIFIC  | CATIONS OF EQUIPMENT                | . 1 |
|     | 1.2.1         | Key Features                        | . 1 |
|     | 1.2.2         | Specifications                      | . 2 |
|     | 1.2.3         | Mechanical                          | . 3 |
|     | 1.2.4         | Bus Compliance                      | . 3 |
|     | 1.2.5         | Applicable Documents                | . 3 |
| 2.0 | INSTALLATIO   | N                                   | . 5 |
|     | 2.1 UNPACK    | ING AND INSPECTION                  | . 5 |
|     | 2.2 HANDLI    | NG PRECAUTIONS                      | . 5 |
|     | 2.3 INSTALL   | ATION OF M/MA MODULES               | . 5 |
|     | 2.4 PREPARA   | ATION FOR RESHIPMENT                | . 6 |
| 3.0 | FUNCTIONAL    | DESCRIPTION                         | . 7 |
|     | 3.1 OVERVII   | EW                                  | . 7 |
|     | 3.1.1         | M-Module Interface                  | . 7 |
|     | 3.1.2         | Module Control                      | . 7 |
|     | 3.1.3         | ID EEPROM                           | . 8 |
|     | 3.1.4         | Row and Column Drivers              | . 8 |
|     | 3.1.5         | Driver Power Switch                 | . 8 |
|     | 3.2 IDENTIF   | ICATION AND CONFIGURATION REGISTERS | 10  |
|     | 3.2.1         | I/O Registers                       | 10  |
|     | 3.2.2         | Module Identification               | 13  |
| 4.0 | OPERATION     |                                     | 14  |
|     | 4.1 FIFO STR  | RUCTURE                             | 14  |
|     | 4.2 RELAY S   | ET/RESET                            | 14  |
|     | 4.3 MATRIX    | DRIVE TO CHANNEL MAPPINGS           | 15  |
|     | 4.4 INTERRU   | JPTS                                | 15  |
|     |               |                                     |     |
| API | PENDIX A: CON | NECTORS A                           | -1  |

# LIST OF FIGURES

| Figure 1. | M-MODULE Installation          | .5 |
|-----------|--------------------------------|----|
| Figure 2. | M219 Functional Block Diagram. | .7 |
| Figure 3. | M219 Switching Schematic       | .9 |
| Figure 4. | M219 I/O Registers             | 11 |
|           |                                |    |
| Figure A- | 1. Front Panel I/O SignalsA    | -1 |

# LIST OF TABLES

| Table I. Specifications                   | 2  |
|-------------------------------------------|----|
| Table II. I/O Address Map/Command Summary | 10 |
| Table III. M/MA Module PROM IDENT Words   | 13 |
| Table IV. Matrix Drive                    | 15 |
|                                           |    |

# **1.0 GENERAL DESCRIPTION**

The M219 consists of 16 DPST relays configured as 4 rows and 4 columns of two-wire switches on a single wide M-Module adhering to the ANSI/VITA 12-1996 specification for M-Modules. The M219 may be installed on any carrier board supporting the M-Module specification. Carriers are available that allow the M219 to be used in Ethernet, VXI, VME, PCI, cPCI and other system architectures.

# **1.1 PURPOSE OF EQUIPMENT**

The M219 can connect multiple instruments to multiple points in your test system. This provides flexible interconnection between test points, instrumentation, factory automation and test fixtures.



**CAUTION:** This module DOES NOT have provisions for on-board current limiting components (if input current can exceed 2A DC or 2A AC, you must install external current limiting circuitry)

# **1.2 SPECIFICATIONS OF EQUIPMENT**

- 1.2.1 Key Features
  - 16 Latching Relays
  - Connector Type: 44-pin D-Sub
  - Interrupts when requested relay movements have completed
  - Latching relays retain last programmed state
  - FIFO register structure allows fast system operation
  - Single-width M-Module provide high-density and maximum flexibility of configuration

#### 1.2.2 Specifications

The M219 incorporates the standard 40-pin, 20x2 row connector interfaces to the carrier board for power and data/control, but does not have the 24-pin optional connector for carrying user-connections back onto the carrier board.

The user input/output is provided through a standard 44-pin D-subminiature female receptacle. A mating connector kit can be ordered separately as AM111 (C&H Part Number 11029700-0001). CONEC part number 302A10889X (or equivalent) is used on the assembly. The connector pinouts are shown in Appendix A.

| Parameter               | Condition                            | Rating  | Units    |
|-------------------------|--------------------------------------|---------|----------|
| Voltage                 | Clean room Environment               | 200     | VDC      |
| -                       | (any terminal to any other terminal) | 125     | VACrms   |
|                         |                                      | 175     | VAC peak |
|                         | Non-Clean room Environment           | 60      | VDC      |
|                         | (any terminal to any other terminal) | 48      | VACrms   |
|                         |                                      | 68      | VAC peak |
| Current (non-inductive) | Per Switch, DC                       | 2       | A        |
|                         | Per Switch, AC                       | 2       | A peak   |
|                         | Per Module, DC                       | 8       | A        |
|                         | Per Module, AC                       | 8       | A peak   |
| Power                   | Per Switch, DC                       | 50      | W        |
|                         | Per Switch, AC                       | 50      | VA       |
|                         | Per Module, DC                       | 200     | W        |
|                         | Per Module, AC                       | 200     | VA       |
| Thermal Offset          |                                      | < 3 typ | μV       |

#### RESISTANCE

MAXIMUM RATINGS

| Parameter      | Condition                     | Rating              | Units        |
|----------------|-------------------------------|---------------------|--------------|
| Closed Channel | Initial                       | < 0.3 typ           | Ω (Hi or Lo) |
|                | End of Life                   | < 2                 | Ω (Hi or Lo) |
| Insulation     | Between any two points        |                     |              |
|                | ≤40°C, ≤65% relative humidity | 10 <sup>8</sup> typ | Ω            |
|                | ≤25°C, ≤40% relative humidity | 10 <sup>8</sup> typ | Ω            |

#### RELAYS

| Parameter          | Condition                     | Rating              | Units      |
|--------------------|-------------------------------|---------------------|------------|
| Relay Life         | at rated load                 | 10 <sup>5</sup>     | operations |
| Time to open/close | register programming          | 8                   | ms         |
| Insulation         | Between any two points        |                     |            |
|                    | ≤40°C, ≤65% relative humidity | 10 <sup>8</sup> typ | Ω          |
|                    | ≤25°C, ≤40% relative humidity | 10 <sup>8</sup> typ | Ω          |

#### AC CHARACTERISTICS

| Parameter                      | Condition  | Rating   | Units |
|--------------------------------|------------|----------|-------|
| Typical Bandwidth              | -3dB       | > 10     | MHz   |
| Crosstalk (channel-to-channel) | <100 KHz   | -64 typ  | dB    |
|                                | <1 MHz     | -44 typ  | dB    |
|                                | <10 MHz    | -24 typ  | dB    |
| Closed Channel Capacitance     | Hi-Lo      | < 40 typ | pF    |
|                                | Hi-Chassis | < 60 typ | pF    |
|                                | Lo-Chassis | < 60 typ | pF    |

### 1.2.3 Mechanical

The mechanical dimensions of the module are in conformance with ANSI/VITA 12-1996 for single-wide M-Module modules. The nominal dimensions are 5.687" (144.5 mm) long  $\times$  2.082" (52.9 mm) wide.

#### 1.2.4 Bus Compliance

The module complies with the ANSI/VITA 12-1996 Specification for single-wide M-Modules and the MA-Module trigger signal extension. The module also supports the optional IDENT and VXI-IDENT functions.

| Module Type:      | M-Module                     |
|-------------------|------------------------------|
| Addressing:       | A08                          |
| Data:             | D16                          |
| Interrupts:       | supported                    |
| DMA:              | not supported                |
| Triggers:         | not supported                |
| Identification:   | IDENT                        |
| Manufacturer ID:  | $0FFF_{16}$ (See note below) |
| Model Number:     | 0687 <sub>16</sub>           |
| VXI Model Number: | 025C <sub>16</sub>           |
|                   |                              |

Note: C&H obtained the manufacturing rights from Hewlett Packard (Agilent) for this module. The ID's have been retained as Hewlett Packard to provide compatibility with existing SW drivers.

1.2.5 Applicable Documents

ANSI/VITA 12-1996 Standard for The Mezzanine Concept M-Module Specification, Approved May 20, 1997, American National Standards Institute and VMEbus International Trade Association, 7825 E. Gelding Dr. Suite 104, Scottsdale, AZ 85260-3415, <u>http://www.vita.com</u>

C&H Technologies, Inc. <> 445 Round Rock West Drive <> Round Rock, Texas 78681 <> www.chtech.com

# **2.0 INSTALLATION**

## 2.1 UNPACKING AND INSPECTION

Verify that there has been no damage to the shipping container. If damage exists then the container should be retained, as it will provide evidence of carrier caused problems. Such problems should be reported to the shipping courier immediately, as well as to C&H. If there is no damage to the shipping container, carefully remove the module from its box and anti static bag and inspect for any signs of physical damage. If damage exists, report immediately to C&H.

## 2.2 HANDLING PRECAUTIONS

The module contains components that are sensitive to electrostatic discharge. When handling the module for any reason, do so at a static-controlled workstation, whenever possible. At a minimum, avoid work areas that are potential static sources, such as carpeted areas. Avoid unnecessary contact with the components on the module.

# 2.3 INSTALLATION OF M/MA MODULES

All M-Modules must be installed into the carrier before the carrier is installed into the host system. To install a module, firmly press the connector on the M/MA-Module together with the connector on the carrier as shown in Figure 1. Secure the module through the holes in the bottom shield using the original screws.

CAUTION: M/MA-Module connectors are NOT keyed. Use extra caution to avoid misalignment. Applying power to a misaligned module can damage the M/MA-Module and carrier.



Figure 1. M-MODULE Installation

## 2.4 PREPARATION FOR RESHIPMENT

If the module is to be shipped separately it should be enclosed in a suitable water and vapor proof anti-static bag. Heat seal or tape the bag to insure a moisture-proof closure. When sealing the bag, keep trapped air volume to a minimum. The shipping container should be a rigid box of sufficient size and strength to protect the equipment from damage. If the module was received separately from a C&H system, then the original module shipping container and packing material may be re-used if it is still in good condition.

# **3.0 FUNCTIONAL DESCRIPTION**

# 3.1 OVERVIEW



A simplified functional block diagram is shown in Figure 2.

Figure 2. M219 Functional Block Diagram

# 3.1.1 M-Module Interface

The M-Module Interface allows communication between the M219 and the carrier module. The interface is an asynchronous 16-bit data bus with interrupt capabilities. The interface adheres to the ANSI/VITA 12-1996 Standard for The Mezzanine Concept M-Module Specification for MA modules.

# 3.1.2 Module Control

This block contains all of the logic for the module including all registers, interrupt control and carrier interface.

# 3.1.3 ID EEPROM

The EEPROM holds sixty-four 16-bit words of M-Module ID data and VXI M-Module data. Refer to "ID EEPROM Register" on page 10 for EEPROM contents.

# 3.1.4 Row and Column Drivers

The module uses a matrix drive scheme (rows and columns) in which a maximum of four of the relays (one row) can be operated at any one time. An on-board timer (part of Module Control block) ensures the relay coils have been driven long enough for the contacts to move and settle.

The Row Driver block translates the ROW\_SET(4:1) and ROW\_RESET(4:1) command lines from the Module Control block into bipolar and tri-state capable buffered drive signals. The ROW\_DR(4:1) signals provide either current source from the +5VDR supply (relay set), current sink to ground (relay reset), or tri-stated output (both current-source and current-sink off). Each output is tri-stated whenever that particular row is not being driven.

The Column Driver block translates the COL(4:1) command lines from Module Control into the bipolar buffered drive signals,  $COL_DR(4:1)$ . The  $COL_DR(4:1)$  signals provide either current source from the +5VDR supply (relay reset) or current sink to ground (relay set).

# 3.1.5 Driver Power Switch

This block removes all power from the Row and Column Driver circuitry except when needed to move relays. This FET switch is open at power-up to prevent any relay contact movement until register writes cause drive-power to be applied.

## 3.1.7 Relay Coils

This block contains the 16 relay coils arranged as a 4x4 matrix. To close a relay, a ROW\_DR line sources current while a COL\_DR line sinks current to ground. To open a relay, a COL\_DR line sources current while a ROW\_DR line sinks current to ground. Refer to Figure 3 for switching schematic.

## 3.1.8 Reset and Power Conditioning

This block filters +5V power to produce VCC power (+5V) for logic and isolates the various grounds used by the module. This block also processes the /RESET signal from the Carrier Interface and monitors power to produce the /RST reset signal for the module.



Figure 3. M219 Switching Schematic

9

# 3.2 IDENTIFICATION AND CONFIGURATION REGISTERS

# 3.2.1 I/O Registers

There are a variety of registers used to configure and control the M219 module. These registers are located in the IOSpace. The address map of the registers is shown in Table II. Details of the registers are provided in Figure 4.

|           | Register Name        | Register Type | FIFO-able<br>Register<br>(Y/N) |
|-----------|----------------------|---------------|--------------------------------|
| 00h       | Status Register      | Read Only     | Ν                              |
| 02h       | Control Register     | Read/Write    | Ν                              |
| 04h-0Eh   | Reserved             | NA            | Ν                              |
| 10h       | Row 0 Set Register   | Read/Write    | Y                              |
| 12h       | Row 0 Reset Register | Read/Write    | Y                              |
| 14h       | Row 1 Set Register   | Read/Write    | Y                              |
| 16h       | Row 1 Reset Register | Read/Write    | Y                              |
| 18h       | Row 2 Set Register   | Read/Write    | Y                              |
| 1Ah       | Row 2 Reset Register | Read/Write    | Y                              |
| 1Ch       | Row 3 Set Register   | Read/Write    | Y                              |
| 1Eh       | Row 3 Reset Register | Read/Write    | Y                              |
| 20h - 7Eh | Unused               | NA            | N                              |
| 80h - FEh | ID EEPROM            | Read/Write    | N                              |

Table II. I/O Address Map/Command Summary

| Reg. 00 | Status |    |    |    |    |          |   |      |       |   |   |      |     |       |       |     |
|---------|--------|----|----|----|----|----------|---|------|-------|---|---|------|-----|-------|-------|-----|
| Bit     | 15     | 14 | 13 | 12 | 11 | 10       | 9 | 8    | 7     | 6 | 5 | 4    | 3   | 2     | 1     | 0   |
| Write   |        |    |    |    |    |          |   | Read | -only |   |   |      |     |       |       |     |
| Read    |        |    |    |    |    | Reserved |   |      |       |   |   | INIT | MPS | FIFOE | FIFOF | INT |

| INIT ⇒ | Init Status ( $1 =$ initialized since last power up, $0 =$ not initialized since last power up) |
|--------|-------------------------------------------------------------------------------------------------|
| MPS ⇒  | Multiplexer Size (Not used on M218)                                                             |

FIFOE  $\Rightarrow$  FIFO Empty Status (1 = FIFO currently empty, up to 8 writes available and not busy)

FIFOF  $\Rightarrow$  FIFO Full Status (1 = FIFO currently full, additional writes are lost)

INT  $\Rightarrow$  Interrupt Status (if enabled; 1 = interrupt line asserted, 0 = interrupt line not asserted)

| Reg. 02 |    |    |    |    |      |       |   | Con  | trol  |   |   |   |     |     |      |     |
|---------|----|----|----|----|------|-------|---|------|-------|---|---|---|-----|-----|------|-----|
| Bit     | 15 | 14 | 13 | 12 | 11   | 10    | 9 | 8    | 7     | 6 | 5 | 4 | 3   | 2   | 1    | 0   |
| Write   |    |    |    |    | Rese | erved |   |      |       |   | Т | M | DPE | STE | INTE | RST |
| Read    |    |    |    |    |      |       |   | Rese | erved |   |   |   |     |     |      |     |

TM  $\Rightarrow$  Timer Mode (proper operation is guaranteed only for the time = 8ms)

- 0 0 8ms
- 0 1 2ms
- 1 0 4ms
- 1 1 64ms
- DPE  $\Rightarrow$  Driver Power Enable (1 = enables power to relay drivers, 0 = removes power)
- STE  $\Rightarrow$  Self-Test Enable (1 = disable power to all row & column drivers and allows testing the operation of the FIFO without causing relay movement, 0 = allows row & column drivers to be powered (if driver power is enabled). Be sure the FIFO is empty before returning this bit to 0.
- INTE  $\Rightarrow$  Interrupt Enable (1 = enables interrupts, 0 = disables interrupts)

RST  $\Rightarrow$  Reset (1 = initiates a soft reset, 0 = releases module from reset condition)

Figure 4. M219 I/O Registers

11

| Reg. 10 |    |       |       |        |       | Ro          | w 0 Set          | t Reg  | gister  |   |   |      |           |           |      |
|---------|----|-------|-------|--------|-------|-------------|------------------|--------|---------|---|---|------|-----------|-----------|------|
| Bit     | 15 | 14    | 13    | 12     | 11    | 10 9        | 8                | 7      | 6       | 5 | 4 | 3    | 2         | 1         | 0    |
| Write   |    |       |       |        |       | Unused      |                  |        |         |   |   | R0C3 | R0C2      | R0C1      | R0C0 |
| Read    |    |       |       |        |       | Unused      |                  |        |         |   |   | R0C3 | R0C2      | R0C1      | R0C0 |
| •       |    |       |       |        |       |             |                  |        |         |   |   |      |           |           |      |
| Reg. 12 |    |       |       |        |       | Row         | 0 Res            | et Re  | egiste  | r |   |      |           |           |      |
| Bit     | 15 | 14    | 13    | 12     | 11    | 10 9        | 8                | 7      | 6       | 5 | 4 | 3    | 2         | 1         | 0    |
| Write   |    |       |       |        |       | Unused      |                  |        |         |   |   | R0C3 | R0C2      | R0C1      | R0C0 |
| Read    |    |       |       |        |       | Unused      |                  |        |         |   |   | R0C3 | R0C2      | R0C1      | R0C0 |
| L       |    |       |       |        |       |             |                  |        |         |   |   |      |           |           |      |
| Reg. 14 |    |       |       |        |       | Ro          | w 1 Set          | Reg    | vister  |   |   |      |           |           |      |
| Bit     | 15 | 14    | 13    | 12     | 11    | 10 9        | 8                | 7      | 6       | 5 | 4 | 3    | 2         | 1         | 0    |
| Write   |    |       |       |        |       | Unused      |                  | ,      | ~       |   |   | R1C3 | R1C2      | R1C1      | R1C0 |
| Read    |    |       |       |        |       | Unused      |                  |        |         |   |   | R1C3 | R1C2      | R1C1      | R1C0 |
| L       |    |       |       |        |       |             |                  |        |         |   |   |      |           |           |      |
| Reg 16  |    |       |       |        |       | ъ           | 1 D              |        | • .     |   |   |      |           |           |      |
| Reg. 10 |    |       |       |        |       | Row         | I Res            | et Re  | egiste  | r |   |      |           |           |      |
| Bit     | 15 | 14    | 13    | 12     | 11    | 10 9        | 8                | 7      | 6       | 5 | 4 | 3    | 2         | 1         | 0    |
| Write   |    |       |       |        |       | Unused      |                  |        |         |   |   | RIC3 | RIC2      | RICI      | RICO |
| Read    |    |       |       |        |       | Unused      |                  |        |         |   |   | RIC3 | RIC2      | RICI      | RICO |
|         |    |       |       |        |       |             |                  |        |         |   |   |      |           |           |      |
| Reg. 18 |    |       |       |        |       | Ro          | w 2 Sef          | Reg    | vister  |   |   |      |           |           |      |
| Bit     | 15 | 14    | 13    | 12     | 11    | 10 9        | 8                | 7      | 6       | 5 | 4 | 3    | 2         | 1         | 0    |
| Write   |    |       |       |        |       | Unused      |                  |        |         |   |   | R2C3 | R2C2      | R2C1      | R2C0 |
| Read    |    |       |       |        |       | Unused      |                  |        |         |   |   | R2C3 | R2C2      | R2C1      | R2C0 |
| •       |    |       |       |        |       |             |                  |        |         |   |   |      |           |           |      |
| Reg. 1A |    |       |       |        |       | Darr        | • <b>• D</b> • • | 4 D.   |         |   |   |      |           |           |      |
|         |    |       |       |        |       | KOW         | Z Kes            | et Ke  | giste   | r |   |      |           |           | 0    |
| Bit     | 15 | 14    | 13    | 12     | 11    | 10 9        | 8                | 7      | 6       | 5 | 4 | 3    | 2         | I<br>P2C1 | 0    |
| Dead    |    |       |       |        |       | Unused      |                  |        |         |   |   | R2C3 | R2C2      | R2C1      | R2C0 |
| Reau    |    |       |       |        |       | Ullused     |                  |        |         |   |   | K2C3 | K2C2      | K2C1      | K2C0 |
| Pag 1C  |    |       |       |        |       | -           | • •              | -      | •       |   |   |      |           |           |      |
| Reg. IC |    |       |       |        |       | Ro          | w 3 Set          | t Reg  | gister  |   |   |      |           |           |      |
| Bit     | 15 | 14    | 13    | 12     | 11    | 10 9        | 8                | 7      | 6       | 5 | 4 | 3    | 2         | 1         | 0    |
| Write   |    |       |       |        |       | Unused      |                  |        |         |   |   | R3C3 | R3C2      | R3C1      | R3C0 |
| Read    |    |       |       |        |       | Unused      |                  |        |         |   |   | R3C3 | R3C2      | R3C1      | R3C0 |
|         |    |       |       |        |       |             |                  |        |         |   |   |      |           |           |      |
| Reg. 1E |    |       |       |        |       | Row         | 1 Res            | et Re  | oriste  | r |   |      |           |           |      |
| Bit     | 15 | 14    | 13    | 12     | 11    | 10 9        | × 1 KCS          | 7      | 6 giste | 5 | 4 | 3    | 2         | 1         | 0    |
| Write   | 10 | 17    | 15    | 14     |       | Unused      | 0                | ,      | 5       | 5 | Ŧ | R3C3 | -<br>R3C2 | R3C1      | R3C0 |
| Read    |    |       |       |        |       | Unused      |                  |        |         |   |   | R3C3 | R3C2      | R3C1      | R3C0 |
|         | R  | KCv ≓ | > Row | x. Col | umn v | (1 = close) | relay, 0 =       | = open | relav)  |   |   | 1    |           |           |      |
|         |    | - ,   |       | ., -01 |       |             | , , , ,          | -r     |         |   |   |      |           |           |      |

Note: The Switch M-Modules use a row and column relay drive scheme. To close a particular relay, write a logic "1" to the corresponding column in a Row n Set register. To open a relay, write a logic "0" in the corresponding column in a Row n Reset register. For example, to close the Channel 04 relay on the M218 (Row 1, Column 0 in relay drive scheme) place a logic "1" in bit 00 of the Row 1 Set register. To open this relay, place a logic "0" in bit 00 of the Row 1 Reset register. Table V shows the correlation of the matrix drive rows and columns to Switch M-Module channels.

#### Figure 4. M219 I/O Registers (continued)

#### 3.2.2 Module Identification

The M219 supports the identification function called IDENT. This IDENT function provides information about the module and is stored in a sixteen-word deep (32 byte) serial PROM. Access is accomplished with read/write operations on the last address in IOSpace (hex FE) and the data is read one bit at a time. The PROM is compatible with a standard IC 9603 type PROM. For specific timing information refer to the 9603 or compatible PROM data sheet. Data should not be written to the PROM.

The module also supports the VXI-IDENT function. This function is <u>not</u> part of the approved ANSI/VITA 12-1996 standard. This extension to the M-module IDENT function increases the size of the PROM to 64 words and includes VXI compatible ID and Device Type Registers. Details are shown in Table III.

| Word  | Description                         | Value (hex)       |
|-------|-------------------------------------|-------------------|
| 0     | Sync Code                           | 5346              |
| 1     | Module Number                       | 0687              |
| 2     | Revision Number <sup>1</sup>        | 0001              |
| 3     | Module Characteristics <sup>2</sup> | 0868              |
| 4-7   | Reserved                            | 0000              |
| 8-15  | M-Module Specific                   | 0000              |
| 16    | VXI Sync Code                       | ACBA              |
| 17    | VXI ID                              | 0FFF <sup>3</sup> |
| 18    | VXI Device Type <sup>3</sup>        | F25C (M219)       |
| 19-31 | Reserved                            | 0000              |
| 32-63 | M-Module Specific                   | 0000              |

Table III. M/MA Module PROM IDENT Words

Notes:

- 1) The Revision Number is the functional revision level of the module. It does not necessarily correspond to the hardware assembly level.
- 2) The Module Characteristics bit definitions are:
  - Bit(s) Description
  - 15 0 = no burst access
  - 14/13 unused
  - 12  $0 = \text{does not need } \pm 12\text{V}$
  - 11 1 = needs + 5V
  - 10 0 =no trigger outputs
  - 9 0 = no trigger inputs
  - 8/7 00 = no DMA requestor
  - 6/5 11 = interrupt type
  - 4/3 01 = 16-bit data
  - 2/1 00 = 8-bit address
  - $0 \qquad 0 = \text{no memory access}$
- 3) The VXI ID of 0xFFF is the identification value for Hewlett-Packard. C&H has left the ID equal to this value to allow operation with existing E2270A software drivers. The revision number (see note 1) can be used to identify the module as manufactured by C&H.
- 4) The VXI Device Type word contains the following information:
  - Bit(s) Description
  - $\overline{F_{16}} = 256$  bytes of required memory
  - 11-0  $260_{16} = C\&H$  specified VXI model code for M218

# 4.0 OPERATION

The M219 is a register-based instrument that is controlled through a series of I/O registers described in Section 3.2.1. The exact method of accessing and addressing the I/O registers is dependent on the M-Module carrier used to interface the module to your data acquisition or test system. Refer to the carrier's documentation for information on the address mapping of an M-Module's I/O registers and to your system software documentation for details on data access.

Typically a high level driver is available to aid in control of the module. Refer to the software driver documentation for instructions on using the driver.

## 4.1 FIFO STRUCTURE

The FIFO (First-In-First-Out) structure allows multiple writes to the module to be stacked-up. This helps reduce interrupt overhead by allowing an interrupt only after the completion of the last relay operation in a sequence of up to eight operations. Eight was chosen because it allows at least one *open* and one *close* to each of the four relay rows, allowing a complete change of all relay states.

If the M-Module is enabled to interrupt, it asserts the INT line on the M-Module interface to the Carrier when the last commanded relay operation in the FIFO has completed. For example, if relays in only one row were instructed to move, the module asserts an interrupt after that one row has been driven. If four rows were instructed to move (four writes to the FIFO--see note below), then the module asserts an interrupt only after the completion of the fourth operation.

Note: The module asserts an interrupt after the relay drive time is complete (relay drive timer) and no other operations have been stored in FIFO. The above example assumes the four writes are stored in FIFO one after the other with very little time between the writes. If, in the above example, the amount of time between writes is greater than the relay drive time (8 ms), the module would actually interrupt four times--one interrupt after driving each relay.

## 4.2 RELAY SET/RESET

When the FIFO is empty (no relay operations pending) bits 03, 02, 01, and 00 in the above registers indicate the state of the corresponding relay. Logic "1" means the relay in Row n Column n is closed or soon will be (depending on the FIFO Empty Status bit's state). Logic "0" means the corresponding relay is open. Following are some general notes on relay operation:

- Writing to a Row n Set register closes the relays only in the bit positions set to logic "1." Writing logic "0" to a Row n Set register has no effect on relay position. Writing to a Row n Reset register opens relays only for the bit positions set to logic "0." Writing logic "1" to a Row n Reset register has no effect on relay position.
- 2. Reading either the **Row n Set** or **Row n Reset** register addresses returns identical data because they are actually mapped to the same register. When you write to one of these registers (and FIFO is not full), the data is stored in the register and stored in FIFO.

- 3. The Row n Set/Reset readback registers return the programmed relay state only if you use the module correctly. Since the driver power can be disabled (the power-on state), the **Row n Set** and **Row n Reset** registers can be written to and read from without moving any relay contacts.
- 4. When the module loses power, any closed relays remain closed (latching relays). When power is restored, the relays remain closed but the Row n Set and Row n Reset registers have lost their relay state information. This relay information is lost whenever power is cycled or the carrier asserts /RESET. You must initialize the module after a power-up or /RESET to achieve correlation between the Row n Set/Reset readback registers and the actual relay positions. To initialize the module:
  - a. Enable driver power.
  - b. Write all four column bits to zero in each **Row n Reset** register.

You can check for initialization by reading the Init Status bit. If the module has not been initialized since the last power-up or /RESET, the Init Status bit will be logic "0". The Init Status bit is set to logic "1" whenever the module has been successfully initialized.

- 1. To guarantee break-before-make relay operation, write to the Row n Reset registers before writing to the Row n Set registers.
- 2. It is important to use the FIFO status bits when writing to the Row n Set/Reset registers, especially when writing in bursts (such as when resetting the module's relays). Writing to a Row n Set/Reset register when the FIFO is full results in the loss of data since the FIFO has no room to hold it. You should always check the FIFO FULL status to ensure that FIFO is not full before writing to a Row n Set/Reset register.

# 4.3 MATRIX DRIVE TO CHANNEL MAPPINGS

Table IV correlates the matrix drive rows and columns to channel numbers on the M219.

| Matrix Drive | Column 0     | Column 1     | Column 2     | Column 3     |
|--------------|--------------|--------------|--------------|--------------|
| Row 0        | Row 0, Col 0 | Row 0, Col 1 | Row 0, Col 2 | Row 0, Col 3 |
| Row 1        | Row 1, Col 0 | Row 1, Col 1 | Row 1, Col 2 | Row 1, Col 3 |
| Row 2        | Row 2, Col 0 | Row 2, Col 1 | Row 2, Col 2 | Row 2, Col 3 |
| Row 3        | Row 3, Col 0 | Row 3, Col 1 | Row 3, Col 2 | Row 3, Col 3 |

Table IV. Matrix Drive

## 4.4 INTERRUPTS

Module interrupts are enabled by setting the INTE bit in the Control register; however, routing of the m-module interrupt request to your system is dependent on the m-module carrier and the system interface. Refer to user manuals for those devices for details.

If the M-Module is enabled to interrupt, it asserts the INT line on the M-Module interface to the Carrier when the last commanded relay operation in the FIFO has completed. For example, if relays in only one row were instructed to move, the module asserts an interrupt after that one row has been driven. If four rows were instructed to move (four writes to the FIFO--see note below), then the module asserts an interrupt only after the completion of the fourth operation.

Note: The module asserts an interrupt after the relay drive time is complete (relay drive timer) and no other operations have been stored in FIFO. The above example assumes the four writes are stored in FIFO one after the other with very little time between the writes. If, in the above example, the amount of time between writes is greater than the relay drive time (8 ms), the module would actually interrupt four times--one interrupt after driving each relay.

#### **APPENDIX A: CONNECTORS**



MAXIMUM VOLTAGE/CURRENT. The maximum voltage that may be applied to any connector on the M218, M219, or M220 is 200 VDC, 125 VAC rms, or 175 VAC peak--these limits apply only if the product is installed in a humidity-controlled (<60% RH) environment where airborne contaminants and transients are controlled, and there is NOT a relay connection made to power mains. If these conditions CANNOT be maintained, then the maximum voltage is 60 VDC, 48 VAC-rms or 68 VAC-peak.

The maximum current (non-inductive) that may be applied to the M218, M219, or M220 is:

Per Switch: 2 ADC, 2 AAC peak Per Module: 8 ADC, 8 AAC peak

| Pin # | Use     | Pin # | Use      | Pin# | Use      |
|-------|---------|-------|----------|------|----------|
| 1     | CH0_NO  | 16    | CH0_COM  | 31   | Chassis  |
| 2     | CH1_NO  | 17    | CH1_COM  | 32   | Chassis  |
| 3     | CH2_NO  | 18    | CH2_COM  | 33   | Chassis  |
| 4     | CH3_NO  | 19    | CH3_COM  | 34   | Chassis  |
| 5     | CH4_NO  | 20    | CH4_COM  | 35   | Chassis  |
| 6     | CH5_NO  | 21    | CH5_COM  | 36   | Chassis  |
| 7     | CH6_NO  | 22    | CH6_COM  | 37   | Chassis  |
| 8     | CH7_NO  | 23    | CH7_COM  | 38   | Chassis  |
| 9     | CH8_NO  | 24    | CH8_COM  | 39   | Chassis  |
| 10    | CH9_NO  | 25    | CH9_COM  | 40   | Chassis  |
| 11    | CH10_NO | 26    | CH10_COM | 41   | Chassis  |
| 12    | CH11_NO | 27    | CH11_COM | 42   | Chassis  |
| 13    | CH12_NO | 28    | CH12_COM | 43   | CH15_NO  |
| 14    | CH13_NO | 29    | CH13_COM | 44   | CH15_COM |
| 15    | CH14_NO | 30    | CH14_COM |      |          |

**Figure A-1. Front Panel I/O Signals** 

NOTES:

C&H Technologies, Inc. <> 445 Round Rock West Drive <> Round Rock, Texas 78681 <> www.chtech.com

## **READER'S COMMENT FORM**

Your comments assist us in improving the usefulness of C&H's publications; they are an important part of the inputs used for revision.

C&H Technologies, Inc. may use and distribute any of the information that you supply in any way that it believes to be appropriate without incurring any obligation whatsoever. You may, of course, continue to use the information, which you supply.

Please refrain from using this form for technical questions or for requests for additional publications; this will only delay the response. Instead, please direct your technical questions to your authorized C&H representative.

COMMENTS: \_\_\_\_\_

Thank you for helping C&H to deliver the best possible product. Your support is appreciated.

Sincerely,

F. R. Harrison President and CEO

## **INSTRUCTIONS**

In its continuing effort to improve documentation, C&H Technologies, Inc. provides this form for use in submitting any comments or suggestions that the user may have. This form may be detached, folded along the lines indicated, taped along the loose edge (DO NOT STAPLE), and mailed. Please try to be as specific as possible and reference applicable sections of the manual or drawings if appropriate. Also, indicate if you would like an acknowledgment mailed to you stating whether or not your comments were being incorporated.

NOTE: This form may not be used to request copies of documents or to request waivers, deviations, or clarification of specification requirements on current contracts. Comments submitted on this form do not constitute or imply authorization to waive any portion of the referenced document(s) or to amend contractual requirements.

— (Fold along this line) —

(Fold along this line)

Place Stamp Here

C&H Technologies, Inc. Technical Publications 445 Round Rock West Drive Round Rock, Texas 78681-5012